Michael A. Stapleton - Portland OR Bernard W. Boland - Hillsboro OR Jeffery J. Olsen - Banks OR John A. Dickerson - Hillsboro OR
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
H01H 3500
US Classification:
307130, 307126
Abstract:
A method includes converting a first voltage into a second voltage. The second voltage is routed to a power supply line when the second voltage exceeds a first predefined threshold, and the second voltage is isolated from the power supply line when the first voltage decreases below a second predefined voltage.
Method For Determining A Load Line Based Variable Voltage Input For An Integrated Circuit Product
Edward P. Osburn - Folsom CA Michael A. Stapleton - Portland OR
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
G01R 3128
US Classification:
324765, 702118
Abstract:
The present invention provides a method or process for determining a load line based variable voltage input for an Integrated Circuit (IC) product. More particularly, the present invention provides a method/process for determining a variable load line that defines voltage input (Vcc) as a function of current draw (Icc) for an IC product. In one embodiment, the method includes defining a minimum voltage relative to a reference voltage level for an IC product at a maximum current draw Icc of the IC product. A maximum voltage relative to the reference voltage level for the IC product, at a minimum current draw Icc of the IC product, is also defined. Next, a load line based upon the maximum and minimum voltages and current draws, respectively, is calculated. The load line defines the voltage requirements for the IC product as a function of current draw Icc.
Controlling Power For A Sleeping State Of A Computer To Prevent Overloading Of The Stand-By Power Rails By Selectively Asserting A Control Signal
Michael Stapleton - Portland OR Philip Doberenz - Beaverton OR
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
G06F 126
US Classification:
713330, 713324, 713340
Abstract:
A computer receives a sleep signal that instructs the computer to enter a sleeping state in which stand-by power from a power source is needed. The computer generates a control signal that initiates delivery of stand-by power from the power source in connection with the computers entering the sleeping state. The control signal is asserted in at least one situation in which the sleep signal is asserted, and the control signal is not asserted in at least one other situation.
Wen Wei - Beaverton OR Michael A. Stapleton - Portland OR Richard F. Guarnero - Scappose OR
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
H05K 720
US Classification:
361697, 165121, 415177, 2989003
Abstract:
A radial base heatsink is provided to dissipate heat from a heat source. Such a heatsink comprises a cylindrical core; and a plurality of cooling fins projecting outwardly from the cylindrical core and defining a series of channels in a substantially radial pattern with a fin orientation relative to a center line of the cylindrical core, for dissipating heat generated from a heat source, via the cylindrical core.
Circuit To Indicate The Status Of A Supply Voltage
Michael A. Stapleton - Portland OR Bernard W. Boland - Hillsboro OR Jeffery J. Olsen - Banks OR John A. Dickerson - Hillsboro OR
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
H02H 700
US Classification:
702117, 713340
Abstract:
A system includes a processor, a voltage regulator and a circuit. The processor uses a first supply voltage to furnish a first indication of a second supply voltage to be received by the processor. The voltage regulator furnishes the second supply voltage in response to both the first indication and a second indication that the first supply voltage is valid. The circuit provides the second indication and regulates a timing of the second indication to prevent the voltage regulator from furnishing the second supply voltage until a predefined interval of time has elapsed after the first supply voltage becomes valid.
Voltage Sequencing Arrangements Providing First And Second Voltages Sequenced To Each Other In Time
Bruce W. Rose - Aloha OR Michael A. Stapleton - Portland OR Jeffrey J. Olsen - Banks OR
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
H03K 406
US Classification:
327134, 327131
Abstract:
A voltage sequencer includes an input terminal and an output terminal and a control element connected between the input an output terminals. A capacitive element is connected between the output terminal and a first voltage and a resistive element is connected between the output terminal and a second voltage. The control element selectively controls charging and discharging of the capacitive element such that, upon the voltage at the input terminal increasing from the first voltage to a nominal value, the output terminal voltage increases to a nominal value in a first predetermined period of time and upon the voltage at the input terminal decreasing from the nominal value to the first voltage, the output terminal voltage decreases to the first voltage value in a second predetermined period of time, the first predetermined period of time being different from, for example, substantially greater than, the second predetermined period of time. The capacitive element may be a capacitor and the resistive element may be a resistor. The first voltage may be a ground potential while the second voltage may be a positive potential with respect to the first voltage.
System And Method For Communicating Device Information Between A Device And A Controller
Embodiments of the present invention describe a system and method for microprocessor power regulation. An appropriate amount of voltage is provided to a microprocessor based on a voltage identifier (VID) received by a voltage controller from the microprocessor via a serial communication line. A voltage identifier clock signal (VIDClock) is used for the timing of transmission and receipt of data/acknowledgement signals. A guard clock signal (VIDGuard) is provided via a separate guard clock line to prevent potential noise on the clock line from causing a clock signal misidentification, which could cause a wrong value to be received as the VID. VIDGuard is analyzed in relation to ViDClock to verify the value of the clock signal. To verify receipt of the VID data, a voltage identifier acknowledgement line (VIDAck) is transmitted from the voltage regulator to the microprocessor. The acknowledgement signal is checked by a two-part receipt verification, high-to-low and low-to-high.
Method And Apparatus To Provide Platform Load Lines
Tawfik Arabi - Tigard OR, US Michael Stapleton - Portland OR, US John Dickerson - Hillsboro OR, US Michael Zhang - Portland OR, US
International Classification:
G06F001/26
US Classification:
713/300000
Abstract:
A method and apparatus are provided to power a processor coupled to a package. This may include determining a type of processor coupled to the package and adjusting characteristics of a load line to power the processor based on the determined type of processor.
Medicine Doctors
Dr. Michael F Stapleton, Aloha OR - DDS (Doctor of Dental Surgery)
Northcentral University 2003 - 2009
Masters, Master of Arts, Industrial and Organizational Psychology
United States Air Force Academy 1993 - 1997
Bachelors, Bachelor of Science
Skills:
Project Management Operations Management Piloting Airline Transport Pilot
SPAWARSYSCEN-Atlantic - IPT Lead (2009) US Navy - Lieutenant (2003-2009)
Education:
United States Naval Academy - Oceanography, Naval Nuclear Power Training Command - Nuclear Engineering, Nuclear Power Training Unit - Nuclear Engineering
Michael Stapleton
Bragging Rights:
Provider of new windows to this world and the next
Michael Stapleton
About:
My name is Michael Stapleton I live in South Carolina currently but I'm also well known within Anchorage, AkI'm an up and coming rapper/artist/producer/songwri... member of Explorer Ent. an u...