Search

Chi No Chang

age ~77

from Holmdel, NJ

Also known as:
  • Chang Chino
  • Chi N Chang
  • No Chang Chino
  • Chino Chang
Phone and address:
7 Fox Meadow Ln, Holmdel Village, NJ 07733

Chi Chang Phones & Addresses

  • 7 Fox Meadow Ln, Holmdel, NJ 07733
  • San Francisco, CA
  • Houston, TX
  • Middletown, NJ
  • 721 Speedway Blvd, Tucson, AZ 85719 • (520)7980824
  • Matawan, NJ

Lawyers & Attorneys

Chi Chang Photo 1

Chi Chang - Lawyer

view source
Address:
Spinnaker Capital (Asia) Pte. Ltd.
(637)28283xx (Office)
Licenses:
New York - Currently registered 2004
Education:
Harvard

License Records

Chi S Chang

License #:
16017 - Expired
Issued Date:
Jun 28, 1995
Renew Date:
May 31, 1996
Expiration Date:
May 31, 1996
Type:
Certified Public Accountant

Medicine Doctors

Chi Chang Photo 2

Chi Y. Chang

view source
Specialties:
Acupuncturist, Physical Medicine & Rehabilitation
Work:
Chi H Chang MD
102 Valentine St, Mount Vernon, NY 10550
(914)6685353 (phone), (914)6683770 (fax)
Education:
Medical School
Chonnam Univ Med Sch, Kwangju, So Korea
Graduated: 1969
Languages:
English
Korean
Spanish
Description:
Dr. Chang graduated from the Chonnam Univ Med Sch, Kwangju, So Korea in 1969. He works in Mount Vernon, NY and specializes in Acupuncturist and Physical Medicine & Rehabilitation. Dr. Chang is affiliated with Montefiore Mount Vernon Hospital.

Us Patents

  • Method Of Making Tungsten Gate Mos Transistor And Memory Cell By Encapsulating

    view source
  • US Patent:
    6346467, Feb 12, 2002
  • Filed:
    Aug 28, 2000
  • Appl. No.:
    09/649027
  • Inventors:
    Chi Chang - Redwood City CA
    Richard J. Huang - Cupertino CA
    Keizaburo Yoshie - Nagoya, JP
    Yu Sun - Saratoga CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
    Fujitsu Limited - Kanagawa
  • International Classification:
    H01L 213205
  • US Classification:
    438594, 438264, 438595
  • Abstract:
    A tungsten gate MOS transistor and a memory cell useful in flash EEPROM devices are fabricated by encapsulating the tungsten gate electrode contact of each of the MOS transistor and floating gate memory cell by silicon nitride capping and sidewall layers. The inventive methodology advantageously prevents deleterious oxidation during subsequent processing at high temperature and in an oxidizing ambient.
  • Using Negative Gate Erase Voltage To Simultaneously Erase Two Bits From A Non-Volatile Memory Cell With An Oxide-Nitride-Oxide (Ono) Gate Structure

    view source
  • US Patent:
    6356482, Mar 12, 2002
  • Filed:
    Sep 7, 2000
  • Appl. No.:
    09/657029
  • Inventors:
    Narbeh Derhacobian - Belmont CA
    Michael Van Buskirk - Saratoga CA
    Chi Chang - Redwood City CA
    Daniel Sobek - Portola Valley CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
  • International Classification:
    G11C 1604
  • US Classification:
    36518529, 36518503, 36518518
  • Abstract:
    An erase operation is performed on a non-volatile memory cell with an oxide-nitride-oxide structure having charge stored near both the source and drain. During the erase operation, a negative gate erase voltage is applied along with a positive source and drain voltage to improve the speed of erase operations and performance of the non-volatile memory cell after many program-erase cycles.
  • Using A Negative Gate Erase To Increase The Cycling Endurance Of A Non-Volatile Memory Cell With An Oxide-Nitride-Oxide (Ono) Structure

    view source
  • US Patent:
    6381179, Apr 30, 2002
  • Filed:
    Sep 7, 2000
  • Appl. No.:
    09/656675
  • Inventors:
    Narbeh Derhacobian - Belmont CA
    Michael Van Buskirk - Saratoga CA
    Chi Chang - Redwood City CA
    Daniel Sobek - Portola Valley CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
  • International Classification:
    G11C 1604
  • US Classification:
    36518529, 36518528
  • Abstract:
    An erase operation is performed on a non-volatile memory cell with an oxide-nitride-oxide structure by using an initial negative gate erase voltage to improve the speed and performance of the non-volatile memory cell after many program-erase cycles. By utilizing a negative gate erase voltage, the cell does not require increased erase time to reduce the cell threshold and avoid incomplete erase conditions as the number of program-erase cycles increases.
  • Semiconductor Device With Self-Aligned Contacts Using A Liner Oxide Layer

    view source
  • US Patent:
    6420752, Jul 16, 2002
  • Filed:
    Feb 11, 2000
  • Appl. No.:
    09/502163
  • Inventors:
    Minh Van Ngo - Fremont CA
    Yu Sun - Saratoga CA
    Fei Wang - San Jose CA
    Mark T. Ramsbey - Sunnyvale CA
    Chi Chang - Redwood City CA
    Angela T. Hui - Fremont CA
    Mark S. Chang - Los Altos CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
  • International Classification:
    H01L 29788
  • US Classification:
    257315, 257314, 36518501, 36518526
  • Abstract:
    A semiconductor device for minimizing auto-doping problems is disclosed. An etch stop layer is eliminated and is replaced with a consumable liner oxide layer so that stacked gate structures of the device can be positioned closer together, thus permitting shrinking of the device. The liner oxide layer is formed directly over a substrate and in contact with stacked gate structures, sidewall spacers, and sources and drains formed on the substrate, and serves as an auto-doping barrier for the dielectric layer to prevent boron and phosphorous formed in the dielectric layer from auto-doping into the sources and drains.
  • Non-Volatile Memory Device With Encapsulated Tungsten Gate And Method Of Making Same

    view source
  • US Patent:
    6429108, Aug 6, 2002
  • Filed:
    Aug 31, 2000
  • Appl. No.:
    09/652136
  • Inventors:
    Chi Chang - Redwood City CA
    Richard J. Huang - Cupertino CA
    Keizaburo Yoshie - Tokyo, JP
    Yu Sun - Saratoga CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
    Fujitsu Limited - Kawasaki
  • International Classification:
    H01L 213205
  • US Classification:
    438587
  • Abstract:
    A tungsten gate MOS transistor and a memory cell useful in flash EEPROM devices are fabricated by encapsulating the tungsten gate electrode contact of each of the MOS transistor and floating gate memory cell with silicon nitride capping and sidewall layers, thereby preventing deleterious oxidation during subsequent processing at high temperature in an oxidizing ambient.
  • Method For Forming A Semiconductor Device With Self-Aligned Contacts Using A Liner Oxide Layer

    view source
  • US Patent:
    6475847, Nov 5, 2002
  • Filed:
    Mar 27, 2002
  • Appl. No.:
    10/109526
  • Inventors:
    Minh Van Ngo - Fremont CA
    Yu Sun - Saratoga CA
    Fei Wang - San Jose CA
    Mark T. Ramsbey - Sunnyvale CA
    Chi Chang - Redwood City CA
    Angela T. Hui - Fremont CA
    Mark S. Chang - Los Altos CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
  • International Classification:
    H01L 218238
  • US Classification:
    438201, 438211, 438257, 257314, 257315
  • Abstract:
    A method for shrinking a semiconductor device and minimizing auto-doping problem is disclosed. An etch stop layer is eliminated and is replaced with a consumable liner oxide layer so that stacked gate structures of the device can be positioned closer together, thus permitting shrinking of the device. The liner oxide layer is formed directly over a substrate and in contact with stacked gate structures, sidewall spacers, and sources and drains formed on the substrate, and serves as an auto-doping barrier for the dielectric layer to prevent boron and phosphorous formed in the dielectric layer from auto-doping into the sources and drains.
  • Using A Negative Gate Erase Voltage Applied In Steps Of Decreasing Amounts To Reduce Erase Time For A Non-Volatile Memory Cell With An Oxide-Nitride-Oxide (Ono) Structure

    view source
  • US Patent:
    6549466, Apr 15, 2003
  • Filed:
    Sep 7, 2000
  • Appl. No.:
    09/657143
  • Inventors:
    Narbeh Derhacobian - Belmont CA
    Michael Van Buskirk - Saratoga CA
    Chi Chang - Redwood City CA
    Daniel Sobek - Portola Valley CA
  • Assignee:
    Advanced Micro Devices, Inc. - Sunnyvale CA
  • International Classification:
    G11C 1604
  • US Classification:
    36518529, 36518526, 36518524
  • Abstract:
    An erase operation is performed on a non-volatile memory cell with an oxide-nitride-oxide structure by using a negative gate erase voltage during an erase procedure to improve the speed and performance of the non-volatile memory cell after many program-erase cycles. During the erase procedure, an erase cycle is applied followed by a read cycle until the cell has a threshold erased below a desired value. For the initial erase cycle in the procedure, an initial negative gate voltage is applied. In subsequent erase cycles, a sequentially decreasing negative gate voltage is applied until the threshold is reduced below the desired value. In one embodiment, after erase is complete, the last negative gate voltage value applied is stored in a separate memory. After a subsequent programming when the erase procedure is again applied, the initial negative gate voltage applied is the negative gate voltage value for the cell stored in memory.
  • Systems And Methods For Matching Participants To A Conversation

    view source
  • US Patent:
    6651086, Nov 18, 2003
  • Filed:
    Feb 22, 2000
  • Appl. No.:
    09/510201
  • Inventors:
    Udi Manber - Palo Alto CA
    Chi Chao Chang - Santa Clara CA
    Anthony Lamarca - Redwood City CA
  • Assignee:
    Yahoo!; Inc. - Santa Clara CA
  • International Classification:
    G06F 1516
  • US Classification:
    709205, 709204, 709227, 707102
  • Abstract:
    Systems and methods for connecting two or more individuals to an Internet conversation based on their mutual interests, the current content they may be viewing and what they want to talk about at that time. The techniques of the present invention allow an individual who starts a conversation to maintain full control over who is able to join that conversation as well as how many are able to join at any one time. A user who desires to start or join a conversation about a particular topic or story selects an indicator, such as an icon, associated with the specific topic or story. The user is presented with an option to start or join a conversation. If the user opts to start a conversation, the user is presented with a comment page, and the user enters a comment, or comments, that preferably is intended to spark an interest in other users. The comment is then presented to other users. Those users who may desire to join in a conversation with the conversation starter respond with their own comment, which is then sent to the conversation starter.
Name / Title
Company / Classification
Phones & Addresses
Chi Sheng Chang
President
SUPRIM ENVIRONMENTAL, INC
Services-Misc
207 Jewel Park Ln, Houston, TX 77094
12219 Shadowhollow Dr, Houston, TX 77082
Chi Min Chang
Director, President
SPACE CITY PROFESSIONALS ASSOCIATION
4315 Mtn Flower Ct, Houston, TX 77059
Chi Chia Chang
Chief Executive Officer
Keller Williams Realty
Rl Este Agntresidntl · Real Estate Agents
8101 Cypresswood Dr, Spring, TX 77379
(281)4443900, (281)4776260
Chi Ting Chang
Director , Vice President
LARES INVESTMENT CO., INC
10831 Woodedge Dr, Houston, TX 77070
Chi Chang
Chief Information Officer
RAINBOW APPAREL DISTRIBUTION CENTER, CORP
Ret Women's Clothing
1000 Pennsylvania Ave, Brooklyn, NY 11207
(718)4853000
Chi Chang
Scientist
Mei Wah School
Elementary/Secondary School · School
1400 Judah St, San Francisco, CA 94122
(415)6654212, (415)6654116
Chi Hung Chang
Tcc 21st Development, LLC
Buy, Sell, Develop & Manage Real Estate
66 E 21 Ave, San Mateo, CA 94403
Chi Sheng Chang
President
STOCK PROFIT, INC
207 Jewel Park Ln, Houston, TX 77094

Flickr

Facebook

Chi Chang Photo 11

Chi Chi Maru Chang

view source
Chi Chang Photo 12

Chi Chu Chang

view source
Chi Chang Photo 13

Chi Shih Chang

view source
Chi Chang Photo 14

Chi Chi Chang

view source
Chi Chang Photo 15

Kai Chi Chang

view source
Chi Chang Photo 16

Chi Yong Chang

view source
Chi Chang Photo 17

Chi Chang

view source
Chi Chang Photo 18

Chi Chang

view source

Googleplus

Chi Chang Photo 19

Chi Chang

Work:
Xpec (2011)
Chi Chang Photo 20

Chi Chang

About:
小馬是寶貝~
Chi Chang Photo 21

Chi Chang

Chi Chang Photo 22

Chi Chang

Chi Chang Photo 23

Chi Chang

Chi Chang Photo 24

Chi Chang

Chi Chang Photo 25

Chi Chang

Chi Chang Photo 26

Chi Chang

Classmates

Chi Chang Photo 27

Chi Chang

view source
Schools:
Dayton Elementary School Dayton NJ 1957-1961
Community:
Jeff Holsten, Michelle Olsen, Marian Covington, Yvonne Williams
Chi Chang Photo 28

Chi Chang

view source
Schools:
Florida Institue of Technology Melbourne FL 1998-2002
Community:
Denise Jardin, Margaret Innis, Ola Nilsson
Chi Chang Photo 29

Chi Chang (Chi)

view source
Schools:
Lake Hiawatha Elementary School Lake Hiawatha NJ 1971-1975
Community:
Patricia Larson, John Fagel, Daniel Fischler, Anthony Albert
Chi Chang Photo 30

Chi Min Chang

view source
Schools:
North Carolina S University Raleigh NC 1978-1982
Community:
Alfred Tadros, Nancy Robbins, Cynthia Bantilan, Ray Stringfield, Khaled Alshuaibi, Susan Rinehardt, Mark Walter, Koopa Narie, Mark Gilliam, Brent Hicks
Chi Chang Photo 31

Chuan-Chi Chang, Martin H...

view source
Chi Chang Photo 32

Florida Institue of Techn...

view source
Graduates:
Chang Bae Yim (1979-1983),
Jaime Zedan (1976-1980),
Sultan Alqahtani (1997-2001),
Jacqueline Melaan (1984-1988),
Chi Chang (1998-2002)
Chi Chang Photo 33

Saint Gabriel School, San...

view source
Graduates:
Barbara Dickerson (1964-1972),
Gloria Corfias (1966-1973),
Kathy West (1964-1972),
Patrick Hines (1956-1963),
Chi Chang Yu (1988-1996),
Robert Devine (1952-1960)
Chi Chang Photo 34

Martin High School, Marti...

view source
Graduates:
Marcelo Chiriboga (1989-1993),
Johnny Tuck (1951-1955),
Bonnie Andrews (1952-1956),
Chi Chang (1997-2001)

Myspace

Chi Chang Photo 35

Chi Chang

view source
Locality:
Fresno, California
Gender:
Female
Birthday:
1950
Chi Chang Photo 36

Chi Chang

view source
Locality:
nowhere, California
Gender:
Female
Birthday:
1950
Chi Chang Photo 37

chi chang

view source
Locality:
Mongolia
Gender:
Male
Birthday:
1933
Chi Chang Photo 38

chi chang

view source
Locality:
PHOENIX, Arizona
Gender:
Male
Birthday:
1944

Youtube

Cam Cam ha thn thnh bc s th y khm bnh cho khn...

Cam Cam ha thn thnh bc s th y khm bnh cho khng long bo cha - Cam Cam T...

  • Duration:
    8m 19s

Changcady v Cam Cam chi tr xc ct, thi mc ct l...

Changcady v Cam Cam chi tr xc ct, thi mc ct ln xe ben, my xc Nhm Chang...

  • Duration:
    6m 3s

The best song of Ji Chang Wook _ SOUNDTRACK _...

jichangwook #tracklist #ost #cover facebook : instagram : v_tx_k...

  • Duration:
    55m 50s

Ji Chang Wook () & OST || Ji Chang Wook Playl...

Ji Chang Wook () & OST || Ji Chang Wook Playlist Tracklist: (00:00) 01...

  • Duration:
    48m 28s

Changcady b mt con cu nh ch cnh st gip

Changcady b mt con cu nh ch cnh st gip Nh Changcady c nui mt n cu. Nh...

  • Duration:
    10m 10s

Changcady dn Cam Cam vo vn th thm cc con vt :...

Changcady dn Cam Cam vo vn th thm cc con vt : con nga , lc Alpaca, co...

  • Duration:
    11m 40s

Get Report for Chi No Chang from Holmdel, NJ, age ~77
Control profile