Search

John L Hoang

age ~43

from Hayward, CA

Also known as:
  • John Q Hoang
  • Joseph Q Hoang

John Hoang Phones & Addresses

  • Hayward, CA
  • Fremont, CA
  • Albany, NY
  • 12215 Braxfield Ct, Rockville, MD 20852 • (301)8810738
  • Irvine, CA
  • Los Angeles, CA
  • Santa Ana, CA

Lawyers & Attorneys

John Hoang Photo 1

John Thanh Hoang, Fairfax VA - Lawyer

view source
Address:
Suite 800 11350 Random Hills Rd, Fairfax, VA 22030
(703)2796458 (Office)
Licenses:
Maryland - Active 1986

Us Patents

  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    6562636, May 13, 2003
  • Filed:
    Jul 14, 1999
  • Appl. No.:
    09/353121
  • Inventors:
    John Dinh Hoang - San Jose CA
    Jerry Lobacz - San Mateo CA
  • Assignee:
    Aehr Test Systems - Fremont CA
  • International Classification:
    H01L 2166
  • US Classification:
    438 14, 438 15, 438 16, 438 17, 324760
  • Abstract:
    A burn-in and electrical test system ( ) includes a temperature controlled zone ( ) and a cool zone ( ) separated by a transition zone The temperature controlled zone ( ) is configured to receive a plurality of wafer cartridges ( ) and connect the cartridges ( ) to test electronics ( ) and power electronics ( ), which are mounted in the cool zone ( ). Each of the wafer cartridges ( ) contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics ( ) consists of a pattern generator PCB ( ) and a signal driver and fault analysis PCB ( ) connected together by a parallel bus ( ). The pattern generator PCB ( ) and the fault analysis PCB ( ) are connected to a rigid signal probe PCB ( ) in cartridge ( ) to provide a straight through signal path. The probe PCB ( ) is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics ( ). The power distribution system ( ) is connected to a probe power PCB ( ) in the cartridge ( ).
  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    6682945, Jan 27, 2004
  • Filed:
    May 25, 2001
  • Appl. No.:
    09/865957
  • Inventors:
    John Dinh Hoang - San Jose CA
    Jerzy Lobacz - San Mateo CA
  • Assignee:
    AEHR Test Systems - Fremont CA
  • International Classification:
    H01L 2166
  • US Classification:
    438 14, 438 15, 324758
  • Abstract:
    A burn-in and electrical test system ( ) includes a temperature controlled zone ( ) and a cool zone ( ) separated by a transition zone The temperature controlled zone ( ) is configured to receive a plurality of wafer cartridges ( ) and connect the cartridges ( ) to test electronics ( ) and power electronics ( ), which are mounted in the cool zone ( ). Each of the wafer cartridges ( ) contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics ( ) consists of a pattern generator PCB ( ) and a signal driver and fault analysis PCB ( ) connected together by a parallel bus ( ). The pattern generator PCB ( ) and the fault analysis PCB ( ) are connected to a rigid signal probe PCB ( ) in cartridge ( ) to provide a straight through signal path. The probe PCB ( ) is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics ( ). The power distribution system ( ) is connected to a probe power PCB ( ) in the cartridge ( ).
  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    7619428, Nov 17, 2009
  • Filed:
    Nov 21, 2003
  • Appl. No.:
    10/718825
  • Inventors:
    John Dinh Hoang - San Jose CA, US
    Jerzy Lobacz - San Mateo CA, US
  • Assignee:
    Aehr Test Systems - Fremont CA
  • International Classification:
    G01R 31/02
  • US Classification:
    324760, 438 14
  • Abstract:
    A burn-in and electrical test system () includes a temperature controlled zone () and a cool zone () separated by a transition zone. The temperature controlled zone () is configured to receive a plurality of wafer cartridges () and connect the cartridges () to test electronics () and power electronics (), which are mounted in the cool zone (). Each of the wafer cartridges () contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics () consists of a pattern generator PCB () and a signal driver and fault analysis PCB () connected together by a parallel bus (). The pattern generator PCB () and the fault analysis PCB () are connected to a rigid signal probe PCB () in cartridge () to provide a straight through signal path. The probe PCB () is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics (). The power distribution system () is connected to a probe power PCB () in the cartridge ().
  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    7928754, Apr 19, 2011
  • Filed:
    Oct 6, 2009
  • Appl. No.:
    12/574447
  • Inventors:
    John Dinh Hoang - San Jose CA, US
    Jerzy Lobacz - San Mateo CA, US
  • Assignee:
    Aehr Test Systems - Fremont CA
  • International Classification:
    G01R 31/02
  • US Classification:
    32476205, 32475005
  • Abstract:
    A burn-in and electrical test system () includes a temperature controlled zone () and a cool zone () separated by a transition zone. The temperature controlled zone () is configured to receive a plurality of wafer cartridges () and connect the cartridges () to test electronics () and power electronics (), which are mounted in the cool zone (). Each of the wafer cartridges () contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics () consists of a pattern generator PCB () and a signal driver and fault analysis PCB () connected together by a parallel bus (). The pattern generator PCB () and the fault analysis PCB () are connected to a rigid signal probe PCB () in cartridge () to provide a straight through signal path. The probe PCB () is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics (). The power distribution system () is connected to a probe power PCB () in the cartridge ().
  • High-Density Interconnect Technique

    view source
  • US Patent:
    54295106, Jul 4, 1995
  • Filed:
    Dec 1, 1993
  • Appl. No.:
    8/161282
  • Inventors:
    William D. Barraclough - Danville CA
    Mikhail A. Alperin - San Francisco CA
    Jeffrey A. Brehm - So. San Francisco CA
    John D. Hoang - Milpitas CA
    Patrick M. Shepherd - San Jose CA
    James F. Tomic - San Francisco CA
  • Assignee:
    Aehr Test Systems, Inc. - Mountain View CA
  • International Classification:
    H01R 909
  • US Classification:
    439 59
  • Abstract:
    A high density interconnect system (30) employs contact fingers (32) on both surfaces (34) and (36) of burn-in PCB (38), feed-through PCB (40) and driver PCB (42). Each of the PCBs (38), (40) and (42) has a card-edge connector (44), (46) and (48). The feed-through PCB (40) has a second card-edge connector (40) and a second set of contact fingers (32), since it mates with both the burn-in PCB (38) and the driver PCB (42). The contact fingers (32) and the card-edge connectors (44), (46), (48) and (50) of each PCB (38), (40) and (42) mate inversely with each other on adjacent PCBs, i. e. , the card-edge connector (44) of the burn-in PCB (38) mates with the contact fingers (32) of the feed-through PCB (40), and the card-edge connector (46) of the feed-through PCB (40) mates with the contact fingers (32) of the burn-in PCB (38), for example. The same relationship exists between the card-edge connector (50) of the feed-through PCB (40), the card-edge connector (48) of the driver PCB (42) and the contact fingers (32) of the feed-through PCB(40) and the driver PCB (42).
  • Self-Aligned Vertical Integration Of Three-Terminal Memory Devices

    view source
  • US Patent:
    20210391355, Dec 16, 2021
  • Filed:
    Oct 22, 2019
  • Appl. No.:
    17/283645
  • Inventors:
    - Fremont CA, US
    Meihua SHEN - Fremont CA, US
    John HOANG - Fremont CA, US
    Hui-Jung WU - Pleasanton CA, US
    Gereng GUNAWAN - Saratoga CA, US
    Yang PAN - Los Altos CA, US
  • International Classification:
    H01L 27/11582
    H01L 27/11519
    H01L 27/11556
    H01L 27/11565
    H01L 27/11587
    H01L 27/11597
  • Abstract:
    A three-dimensional (3D) memory structure includes memory cells and a plurality of oxide layers and a plurality of word line layers. The plurality of oxide layers and the plurality of word line layers are alternately stacked in a first direction. A plurality of double channel holes extend through the plurality of oxide layers and the plurality of word line layers in the first direction. The plurality of double channel holes have a peanut-shaped cross-section in a second direction that is transverse to the first direction.
  • Conformal Damage-Free Encapsulation Of Chalcogenide Materials

    view source
  • US Patent:
    20200066987, Feb 27, 2020
  • Filed:
    Aug 24, 2018
  • Appl. No.:
    16/112503
  • Inventors:
    - Fremont CA, US
    Andrew John McKerrow - Lake Oswego OR, US
    Meihua Shen - Fremont CA, US
    Thorsten Lill - Santa Clara CA, US
    Shane Tang - West Linn OR, US
    Kathryn Merced Kelchner - Portland OR, US
    John Hoang - Fremont CA, US
    Alexander Dulkin - Sunnyvale CA, US
    Danna Qian - San Jose CA, US
    Vikrant Rai - Sherwood OR, US
  • International Classification:
    H01L 45/00
    H01L 21/02
    H01L 21/67
  • Abstract:
    Methods and apparatuses for forming an encapsulation bilayer over a chalcogenide material on a semiconductor substrate are provided. Methods involve forming a bilayer including a barrier layer directly on chalcogenide material deposited using pulsed plasma plasma-enhanced chemical vapor deposition (PP-PECVD) and an encapsulation layer over the barrier layer deposited using plasma-enhanced atomic layer deposition (PEALD). In various embodiments, the barrier layer is formed using a halogen-free silicon precursor and the encapsulation layer deposited by PEALD is formed using a halogen-containing silicon precursor and a hydrogen-free nitrogen-containing reactant.
  • Liner And Barrier Applications For Subtractive Metal Integration

    view source
  • US Patent:
    20180211846, Jul 26, 2018
  • Filed:
    Jan 18, 2018
  • Appl. No.:
    15/874793
  • Inventors:
    - Fremont CA, US
    Thomas Joseph Knisley - Beaverton OR, US
    Nagraj Shankar - Tualatin OR, US
    Meihua Shen - Fremont CA, US
    John Hoang - Fremont CA, US
    Prithu Sharma - Santa Clara CA, US
  • International Classification:
    H01L 21/3213
    H01L 23/532
    C23C 16/02
    C23C 16/04
    C23C 16/16
    H01L 21/768
    H01L 21/02
    H01J 37/32
    C23C 16/54
  • Abstract:
    Methods and techniques for fabricating metal interconnects, lines, or vias by subtractive etching and liner deposition methods are provided. Methods involve depositing a blanket copper layer, removing regions of the blanket copper layer to form a pattern, treating the patterned metal, depositing a copper-dielectric interface material such that the copper-dielectric interface material adheres only to the patterned copper, depositing a dielectric barrier layer on the substrate, and depositing a dielectric bulk layer on the substrate.

Medicine Doctors

John Hoang Photo 2

Dr. John V Hoang, Downey CA - DO (Doctor of Osteopathic Medicine)

view source
Specialties:
Internal Medicine
Address:
Applecare Hospitalists Group
10800 Paramount Blvd Suite 406, Downey, CA 90241
(562)8694497 (Phone)

Santosh K Sen MD Inc
8337 Telegraph Rd Suite 225, Pico Rivera, CA 90660
(562)8694497 (Phone)

AppleCare Medical Group
10800 Paramount Blvd Suite 406, Downey, CA 90241
(562)8694497 (Phone)

3628 E Imperial Hwy, Lynwood, CA 90262
(310)6372521 (Phone), (310)6372629 (Fax)
Certifications:
Internal Medicine, 2008
Awards:
Healthgrades Honor Roll
Languages:
English
Education:
Medical School
Western Univ Of Health Sciences/College Of Osteopathic Medicine Of The Pacific, Western University Of Health Sciences
Graduated: 2004
Name / Title
Company / Classification
Phones & Addresses
John Hoang
President
Advanced Acrylics, Inc
3939 E Guasti Rd, Ontario, CA 91761
13703 Deerpath Cir, Corona, CA 92880
John Hoang
Owner
A B S Communications
Telephone Installation and Sales
2133 W Chapman Ave, Orange, CA 92868
(714)9351998
John Hoang
Principal
Rockit Entertainment
Entertainer/Entertainment Group
2219 Emerald Hl Cir, San Jose, CA 95131
John Hoang
Principal
Nguoi Viet Business Services
Business Services
12862 Gdn Grv Blvd, Garden Grove, CA 92843
John Hoang
Principal
Advance Acrylics
Business Services at Non-Commercial Site
1424 E Florida Pl, Anaheim, CA 92805
John Hoang
Manager
Lees Sandwiches
Whol Groceries
8779 Vly Blvd, Rosemead, CA 91770
(626)2912688
John Hoang
Vegan Distribution
Food & Beverages · Nonclassifiable Establishments · Whol Groceries
2437 Tripaldi Way, Hayward, CA 94545
1541 Hays St, San Leandro, CA 94577
John Hoang
John Hoang DO
Hospitalist · Internist
10800 Paramount Blvd, Downey, CA 90241
(562)8691070

Googleplus

John Hoang Photo 3

John Hoang

Work:
STL Stores Inc. (2011)
LTD Online Stores Inc. - Sales Rep. (2010-2012)
Education:
University of California, San Diego - Psychology/Biology
About:
Skies the limit!
Tagline:
President of Sales - Ecommerce
Bragging Rights:
My pug is wrinklier than yours.
John Hoang Photo 4

John Hoang

Education:
University of Texas at Arlington - Computer Science & Engineering
About:
Rlfsociety.com
John Hoang Photo 5

John Hoang

Education:
Georgia Institute of Technology
Bragging Rights:
Junior world champion... of the world in tae kwon do.
John Hoang Photo 6

John Hoang

Education:
St Marys Cathedral College
John Hoang Photo 7

John Hoang

About:
Yep...  
Tagline:
East Side!
John Hoang Photo 8

John Hoang

John Hoang Photo 9

John Hoang

John Hoang Photo 10

John Hoang

Myspace

John Hoang Photo 11

John Hoang

view source
Locality:
Houston, Texas
Gender:
Male
Birthday:
1937
John Hoang Photo 12

John Hoang

view source
Locality:
Garden grove, California
Gender:
Male
Birthday:
1951
John Hoang Photo 13

john hoang

view source
Locality:
DAVIS, CALIFORNIA
Gender:
Male
Birthday:
1944
John Hoang Photo 14

John Hoang

view source
Locality:
California
Gender:
Male
Birthday:
1951
John Hoang Photo 15

John Hoang

view source
Locality:
SAN JOSE, CALIFORNIA
Gender:
Male
Birthday:
1948
John Hoang Photo 16

John Hoang

view source
Locality:
Anaheim, CALIFORNIA
Gender:
Male
Birthday:
1947
John Hoang Photo 17

John Hoang

view source
Locality:
Gilroy, CALIFORNIA
Gender:
Male
Birthday:
1941

Facebook

John Hoang Photo 18

John Hoang Nguyen

view source
John Hoang Photo 19

Hoang John

view source
John Hoang Photo 20

John M. Hoang

view source
John Hoang Photo 21

John Hoang Pham

view source
John Hoang Photo 22

John Hoang

view source
John Hoang Photo 23

John Hoang

view source
John Hoang Photo 24

John Hoang

view source
John Hoang Photo 25

John Hoang

view source

Classmates

John Hoang Photo 26

John Hoang

view source
Schools:
Pleasant Valley Baptist School Chico CA 1994-1998
Community:
Sherry Wess, Roy Gillham, Allen Stalions, George Peltier, Summer Seal, Jesse Ruhl
John Hoang Photo 27

John Hoang

view source
Schools:
Independence School Independence CA 1993-1997
Community:
Christina Alcantar, Daniel Castellanos, Danny Johnson, Linda Garrett
John Hoang Photo 28

John Hoang

view source
Schools:
Fairfield Junior High School Kaysville UT 2001-2005
John Hoang Photo 29

John Hoang

view source
Schools:
SAVANNAH HIGH Savannah GA 1998-2002
Community:
Audrey Sandbeck, Sandra Hixon
John Hoang Photo 30

John Hoang

view source
Schools:
Northwest Classen High School Oklahoma City OK 1991-1995
Community:
Jeffrey Jackson, Christy Selig, Darius Walters, Frankie Robinson, Yesenia Zapata
John Hoang Photo 31

John Hoang

view source
Schools:
Hamilton Middle School Seattle WA 2000-2004
Community:
Doug Rambo, Mark Mabie, Manuel Castano, Sharaana Horton
John Hoang Photo 32

John Hoang

view source
Schools:
St. Maria Goretti School Arlington TX 1998-2002
Community:
Matthew Walusimbi, Allison Hayden, Elaine Hight
John Hoang Photo 33

St. Maria Goretti School...

view source
Graduates:
John Hoang (1998-2002),
Lori Atwood (1977-1986),
Michael Freedlund (1955-1965),
Elaine Hight (1963-1971),
Brittany Allen (2000-2004),
Frances Pieters (1961-1965)

News

2012 WSOP Day 1B: Main Event Winners And Losers

view source
  • On the other side of the coin, finishing top of the chip counts on Day 1b was John Hoang on 180k followed by James Schafer (171,250) and 2012 WSOP bracelet winner Vanessa Selbst in 3rd (168,350), helped along by an AA versus KK match-up at the end of the day.
  • Date: Jul 09, 2012
  • Category: Entertainment
  • Source: Google

Youtube

john hoang - catch a vibe (official video)

JOHN HOANG 2017 STREAM: Produced by: John Hoang Video Shot by:...

  • Duration:
    3m 26s

john hoang - "catch a vibe 2" (official music...

john hoang 2022 produced by john hoang stream: socials: ...

  • Duration:
    3m 46s

1648 bay mu knh Chang Chang TV by Hong John

Cc bn hy nhn nt ng k ng h ti ra thm nhiu video hay hn na nh. Cm n bn...

  • Duration:
    10m 16s

John Hoang - "Potential" (Official Video)

Thank you to all the people that helped with this. DOWNLOAD/STREAM: ...

  • Duration:
    3m 9s

john hoang - "another chance" (official music...

john hoang 2020 listen/stream: hyperurl.co/anot... produced by john h...

  • Duration:
    3m 21s

john hoang - GRADUSSY FREESTYLE (official mus...

john hoang 2022 streaming: smarturl.it/GRAD... produced by john hoang...

  • Duration:
    2m 39s

Flickr

Plaxo

John Hoang Photo 42

John Hoang Sarvey

view source
Boston, MA

Get Report for John L Hoang from Hayward, CA, age ~43
Control profile