Medical School University of Utah School of Medicine Graduated: 2003
Languages:
English Spanish
Description:
Dr. Bean graduated from the University of Utah School of Medicine in 2003. He works in Ontario, OR and specializes in Emergency Medicine. Dr. Bean is affiliated with Saint Alphonsus Medical Center.
Name / Title
Company / Classification
Phones & Addresses
Kenneth Bean Managing
K Bean Consultants, LLC
5450 Windmill Ln, Celina, TX 75009
Kenneth Bean Director , Vice President, Secretary
ROMAR CATTLE INC Business Services at Non-Commercial Site · Field Crop Farm
Kenneth E. Bean - Richardson TX Robert H. Havemann - Garland TX Andrew Lane - Westminster TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
B05D 512 C23C 1600
US Classification:
427 93
Abstract:
The disclosure relates to a method of growing thermal oxide on silicon wherein the oxide is grown at an increased rate, at reduced temperature or a combination thereof. This is accomplished by operating in an hermetic quartz tube capable of withstanding high pressure with steam or oxygen at super atmospheric pressure.
Substrate For Dielectric Isolated Integrated Circuit With V-Etched Depth Grooves For Lapping Guide
Process permitting control of the thickness of the thin layer of semiconductor material by first forming a slot of a predetermined depth in one surface so that the slot will be exposed during removal of material from the opposite surface should the thickness of the thin layer of semiconductor material become less than the depth of the slot, and a (110) oriented semiconductor substrate having a slot formed therein which is bounded by converging {111} planes. In a preferred embodiment the thickness control is realized by first preparing the slice of semiconductor material so that at least one of its surfaces has a (100) orientation. There is then formed on the surface of the slice having the (100) orientation an etch-resistant mask having a window opened therethrough such that the window defines on the surface of the slice two lines which are parallel to each other and to lines defined by the intersection of {111} planes with the surface of the slice. Semiconductor material is then removed through the windows by etching to produce a slot having a depth greater than thickness to which the single crystal semiconductor material is to be subsequently processed. A vapor deposited support layer may then be produced on the surface of the slice to which the mask was attached during which process it will fill the slot etched in the semiconductor material through the window.
Satwinder S. Malhi - Garland TX Kenneth E. Bean - Richardson TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
H05K 720
US Classification:
361387
Abstract:
A baseboard for orthogonal mounting of integrated circuit chips thereto is described. Plural channels (14) are anisotropically etched in a silicon baseboard (10). A corresponding plurality of integrated circuit chips (12) are inserted into the channels (14). A number of baseboard contact pads (18) are formed adjacent each channel (14), and are solder bonded to corresponding chip conductor pads (16). Interconnect conductors (20, 28) provide connection of each baseboard pad (18) either to other chips (12) or to connector pads (22) located adjacent an edge (26) of the baseboard chip mount (10). A coating (30) of silicon carbide over the surface of the baseboard chip mount (10) improves the thermal efficiency of the assembly.
Three Dimensional Structures Of Active And Passive Semiconductor Components
The disclosure relates to a three dimensional semiconductor structure formed in a semiconductor substrate wherein electrical components, both active and passive, are formed on the substrate surface as well as in grooves formed in the substrate at an angle and extending to the surface. The substrate surface is designed to lie in a predetermined crystallographic plane of the substrate material and the grooves extend in a predetermined crystallographic direction from said plane, this being accomplished by orientation dependent etching.
Silicon-On-Insulator Integrated Circuits And Method
Satwinder D. S. Malhi - Garland TX Kenneth E. Bean - Richardson TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
H01L 2308 H01L 2314 H01L 2310 H01L 2508
US Classification:
357 54
Abstract:
Preferred embodiments include silicon-on-insulator structures (30) and integrated circuits include a thin single crystal silicon layer (32) on a silicon dioxide layer (34) which is on a polysilicon layer (36) bonded to a surface-oxidized silicon substrate (42) by a glass layer (38). Also, single crystal silicon layers on oxide on polysilicon substrates and methods of fabrication are included in the preferred embodiments.
Don Leslie Kendall - Richardson TX Francois Antoine Padovani - Dallas TX Kenneth Elwood Bean - Richardson TX Walter Theodore Matzen - Richardson TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
H01L 2904 H01L 3106 H01L 2120 H01L 21308
US Classification:
357 30
Abstract:
Disclosed is a method of fabricating a vertical multi-junction cell and the solar cell produced thereby, utilizing an orientation dependent etch to selectively provide parallel grooves in monocrystalline silicon body, followed by the introduction of doping impurities of the opposite conductivity type from the silicon body to provide PN junctions. In some instances the grooves are filled with silicon of the same conductivity type as the silicon body.
Richard A. Chapman - Dallas TX Kenneth E. Bean - Richardson TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
H01J 3149
US Classification:
250332
Abstract:
This disclosure defines an infrared image detector formed in a block of semiconductor material by etching slots in the semiconductor material. The slots define the individual detectors, effectively isolate them from each other both optically and electrically, and permit the detectors to be placed very close to each other.
Anodizable Strain Layer For Soi Semiconductor Structures
David B. Spratt - Plano TX Eldon J. Zorinsky - Plano TX Robert L. Virkus - Garland TX Kenneth E. Bean - Richardson TX Richard L. Yeakley - Dallas TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
H01L 2120 H01L 2176
US Classification:
437 71
Abstract:
A silicon on insulator semiconductor structure employs a strain layer fabricated of an electrically inactive material. The strain layer comprises silicon with a germanium additive to produce a sublayer exhibiting a low breakdown voltage and thus effective for selective anodization.
Software Project Management Sdlc Pmp Pmo It Strategy Disaster Recovery Enterprise Architecture Data Center Business Analysis Requirements Analysis Virtualization
Security at Carte Blanche Studios Theatre, Route Manager at Milwaukee Pressure Wash
Location:
Delavan, Wisconsin
Industry:
Information Technology and Services
Work:
Carte Blanche Studios Theatre - 1024 S 5th St; Milwaukee WI since Jan 2013
Security
Milwaukee Pressure Wash - Glendale WI since Aug 2009
Route Manager
University of Wisconsin - Whitewater - Whitewater, WI Jan 2012 - May 2012
Research Assistant
Ken's Kable - New Berlin, WI Nov 2006 - Oct 2008
Owner Operator
The Computer Merchant - Norwell, MA May 2005 - Jun 2007
Consultant
Education:
University of Wisconsin-Whitewater 2010 - 2012
Bachelor of Business Administration, Information Technology - Infrastructure
Milwaukee Area Technical College 1998 - 2004
Associate of Arts (A.A.), Liberal Arts and Sciences/Liberal Studies
Skills:
TCP/IP Windows Server 2008 R2 ISDN Frame Relay MS Windows XP, 7 T1 Sniffer Pro Wireshark Backtrack 5 DNS DHCP SNA IP NetView (SNMP) HTTP Systems Documentation Cost-Benefit Analysis Project Management Business Analysis Systems Analysis Cisco Switches and Routers Visual Basic 2008 Joomla CSS HTML ITIL Active Directory Group Policy WAN VPN Virtualization VirtualBox Market Research Customer Service Bookkeeping Statistics MS Project MS Word MS Excel Accounting Operations Management IT Infrastructure Operations Storage Area Networks NAS DAS
South Elementary School Des Plaines IL 1958-1959, Maple School Des Plaines IL 1959-1965, Algonquin Junior High School Des Plaines IL 1965-1967, Maine West High School Des Plaines IL 1967-1971