Marcus V Morales Aid Station 903 N Lightning Rd BLDG 823, Savannah, GA 31409 (912)3153712 (phone), (912)3154927 (fax)
Education:
Medical School Uniformed Services University of the Health Sciences Hebert School of Medicine Graduated: 2003
Languages:
English
Description:
Dr. Redman graduated from the Uniformed Services University of the Health Sciences Hebert School of Medicine in 2003. He works in Savannah, GA and specializes in Emergency Medicine. Dr. Redman is affiliated with Winn Army Community Hospital.
Frederick J. Aichelmann - Hopewell Junction NY Bruce E. Bachman - Hopewell Junction NY Robert E. Busch - Colchester VT Theodore M. Redman - Milton VT Endre P. Thoma - Colchester VT
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 1206
US Classification:
395425
Abstract:
A memory chip, comprising a chip memory section organized to hold a plurality of separate blocks of data, with each of the data blocks containing M individual data units; a circuit for addressing a given block of data in the chip memory section; and an N data unit chip parallel output interface from the memory chip where N is less than M, and N is greater than one. The memory chip further comprises a chip register for receiving from the chip memory section at least a portion of an addressed block of data, which portion comprises P data units, where P is greater than N, the chip register having P register stages for holding the P data units of the addressed data block, wherein the P register stages are grouped into at least a first and second groups of stages, with no group of stages comprising more than N register stages and with at least one of the groups of register stages having a plurality of stages. The memory chip also includes a gating structure for gating the respective groups of stages to the N data unit parallel output interface, the gating structure including at least a first gate circuit for gating in parallel the data units held in the first group of stages to the N data unit parallel output interface in accordance with a TOGGLE logic signal, and a second gate circuit for gating in parallel the data units held in the second group of stages to the N data unit parallel output interface in accordance with a NOT TOGGLE logic signal.
Scott Clarence Lewis - Essex Junction VT Theodore Milton Redman - Williston VT James Edward Rock - Milton VT Donald Lawrence Wilder - Colchester VT
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
H03K 520 H03K 518 H03K 3286 H03K 3353
US Classification:
307362
Abstract:
A memory input signal dynamic logic buffer circuit for providing FET level complementary output signals in response to low level input signals. The circuit is compatible with a variety of bipolar transistor driving logic families as the input signal sensitivity may set external to the circuit. The circuit includes a cross-coupled dynamic latch responsive to gated input and reference signals. Voltage boosting capacitors coupled to the latch nodes provide for simultaneous setting of the latch and boosting of the output nodes, which are connected to dynamic output driver circuits.
Edward Butler - Jonesville VT Wayne F. Ellis - Jericho VT Theodore M. Redman - Milton VT Endre P. Thoma - Colchester VT
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G11C 700 G11C 2900
US Classification:
365201
Abstract:
A signal margin testing system is provided for a memory having a word line voltage boosting circuit which uses a test mode decode circuit to selectively disable the word line boosting circuit and then read out data from storage cells in the memory.
Robert E. Busch - Colchester VT Wayne F. Ellis - Jericho VT Theodore M. Redman - Milton VT Endre P. Thoma - Colchester VT
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G11C 700
US Classification:
365200
Abstract:
A memory device which includes several partially defective memory chips and a control circuit for receiving an address signal corresponding to a storage cell address of each of the partially defective memory chips, and for controlling, in response to the address signal, the partially defective memory chips such that only one thereof is enabled.
Robert E. Busch - Colchester VT William P. Hovis - Rochester MN Theodore M. Redman - Milton VT Endre P. Thoma - Colchester VT James A. Yankosky - Essex Junction VT
Assignee:
International Business Machines Corp. - Armonk NY
International Classification:
G11C 800
US Classification:
365233
Abstract:
A method and device for setting at least three operating modes of a memory device is provided. The voltage signal is sensed at a first input and an enable signal is sensed at a second input. When an enable signal is received at a second input the memory device operates at the first operating mode if the voltage state at the first input is low; it operates at a second mode if the voltage state at the second is high; and it operates at a third operating mode if the voltage at the first input changes after the enable signal is received at the input. Also a four mode operation can be achieved.