Some embodiments include an integrated transistor having an active region comprising semiconductor material. The active region includes a first source/drain region, a second source/drain region and a channel region between the first and second source/drain regions. A conductive gating structure is operatively proximate the channel region and comprises molybdenum. The integrated transistor may be incorporated into integrated memory, such as, for example, DRAM, FeFET memory, etc. Some embodiments include methods of forming integrated assemblies and devices, such as, for example, integrated transistors, integrated memory, etc.
Memory Arrays And Methods Used In Forming A Memory Array
A method used in forming a memory array comprises forming digitlines above and electrically couple to memory cells there-below. The digitlines are laterally-spaced relative one another in a vertical cross-section. An upwardly-open void-space is laterally-between immediately-adjacent of the digitlines in the vertical cross-section. Conductive material of the digitlines is covered with masking material that is in and less-than-fills the upwardly-open void-spaces. The masking material is removed from being directly above tops of the digitlines to expose the conductive digitline material and to leave the masking material over sidewalls of the conductive digitline material in the upwardly-open void-spaces. Insulative material is selectively grown from the exposed conductive digitline material relative to the masking material across the upwardly-open void-spaces to form covered void-spaces there-from between the immediately-adjacent digitlines in the vertical cross-section. Structures independent of method are disclosed.
Memory Arrays And Methods Used In Forming A Memory Array
A method used in forming a memory array comprises forming digitlines above and electrically couple to memory cells there-below. The digitlines are laterally-spaced relative one another in a vertical cross-section. An upwardly-open void-space is laterally-between immediately-adjacent of the digitlines in the vertical cross-section. Conductive material of the digitlines is covered with masking material that is in and less-than-fills the upwardly-open void-spaces. The masking material is removed from being directly above tops of the digitlines to expose the conductive digitline material and to leave the masking material over sidewalls of the conductive digitline material in the upwardly-open void-spaces. Insulative material is selectively grown from the exposed conductive digitline material relative to the masking material across the upwardly-open void-spaces to form covered void-spaces there-from between the immediately-adjacent digitlines in the vertical cross-section. Structures independent of method are disclosed.
University of Wisconsin-Madison since Sep 2009
Research Associate and Laboratory Manager
University of Wisconsin-Madison 2004 - 2009
Research Assistant
University of Wisconsin-Madison Sep 2001 - Sep 2004
Research Assistant
University of Oklahoma Apr 1997 - Aug 2001
Undergraduate Research Assistant
Education:
University of Wisconsin-Madison 2004 - 2009
PhD, Materials ScienceâÃÂâ Thesis title "Surface Engineering for Biomolecular Analysis using Liquid Crystals", advised by Prof. Nicholas L. Abbott
University of Wisconsin-Madison 2001 - 2004
MS, Materials ScienceâÃÂâ Report title "DNA Microarrays: Error Analysis of Photolithographically Patterned Oligonucleotide Precursors for Gene Assembly", advised by Prof. Franco Cerrina
âÃÂâ University of Wisconsin Distinguished Graduate Fellow
University of Oklahoma 1996 - 2001
BS, Magna Cum Laude, Chemical EngineeringâÃÂâ Thesis title "Critical Micelle Concentration of Sodium Dodecyl Sulfate in the Presence of Inorganic Particulates", advised by Prof. Brian Grady
âÃÂâ Minor in Chemistry
âÃÂâ Robert Vaughan Award for excellence in undergraduate research
âÃÂâ Spent two semesters as a co-op engineer at Mobil Chemical Company
âÃÂâ Volunteered as a tutor at local elementary school
âÃÂâ University of Oklahoma Honors Scholarship
âÃÂâ College of Engineering Outstanding Freshman Scholarship
Skills:
Spectroscopy Chemistry Characterization Materials Science Polymers Protein Chemistry Thin Films Science Design of Experiments Nanotechnology Pcr Research Semiconductors Fluorescence Experimentation Cell Laboratory Matlab Jmp Afm Spc Surface Chemistry Scanning Electron Microscopy Sds Page Optics Colloids Xps Photolithography Surface Engineering Microarray Liquid Crystals Grant Writing Mass Spectrometry Flash Memory Sem Cmp Polarized Light Microscopy Cancer Biomarker Discovery Bioassay
Interests:
Poverty Alleviation Science and Technology Social Services
Pollo Rey Mexican Rotisserie Boise, ID Oct 2007 to Jan 2011 General ManagerTreasure Valley Coffee Boise, ID Oct 2006 to Nov 2007 Route Sales-VendingMcCall Brewing Company McCall, ID Aug 2005 to Sep 2006 Chef/Kitchen MgrWest of Philly Boise, ID Aug 2004 to Jun 2005 Owner/OperatorPollo Rey Mexican Rotisserie Boise, ID Mar 2000 to Aug 2004 General Manager
Education:
University of Phoenix Meridian, ID 2011 to 2013 AA in Foundations of Business
Youtube
Criminal history of Aaron Lowe's accused murd...
The man accused of killing a University of Utah student-athlete has a ...
Duration:
4m 53s
22 Forever: Utah dedicates historic 2021 seas...
Utah football players, coaches, and staff, as well as the families of ...
Duration:
10m
Remembering Aaron Lowe
We lost our teammate, friend & brother Aaron Lowe on September 26, 202...
Duration:
1m 10s
Witness describes fatal SLC shooting of Lowe,...
A witness says a chaotic scene played out in the hours before a Univer...
Duration:
3m 16s
Utes honor moms of late Aaron Lowe & Ty Jorda...
The Utes' thrilling 43-42 win over the previously-unbea... USC Trojan...
Duration:
1m 54s
Utah's Aaron Lowe, longtime friend of Ty Jord...
Aaron Lowe, a University of Utah football player, was tragically shot ...