Dr. Ho graduated from the University of California, San Francisco School of Medicine in 2008. He works in Dorchester, MA and 1 other location and specializes in Neurology. Dr. Ho is affiliated with St Johns Pleasant Valley Hospital and Steward Carney Hospital.
Medical Center Radiologists 3636 High St, Portsmouth, VA 23707 (757)4660089 (phone), (757)4668017 (fax)
Education:
Medical School Louisiana State University School of Medicine at New Orleans Graduated: 1990
Languages:
English Spanish
Description:
Dr. Ho graduated from the Louisiana State University School of Medicine at New Orleans in 1990. He works in Portsmouth, VA and specializes in Diagnostic Radiology. Dr. Ho is affiliated with Bon Secours Maryview Medical Center, Childrens Hospital Of The Kings Daughter and Sentara Leigh Hospital.
Kaiser Permanente Specialty Clinic 3288 Moanalua Rd, Honolulu, HI 96819 (808)4327870 (phone), (808)4328241 (fax)
Education:
Medical School George Washington University School of Medicine and Health Science Graduated: 1985
Languages:
English
Description:
Dr. Ho graduated from the George Washington University School of Medicine and Health Science in 1985. He works in Honolulu, HI and specializes in Anesthesiology. Dr. Ho is affiliated with Kaiser Permanente Moanalua Medical Center.
Jan 2013 to 2000 Medical Technologist (ASCP)Illumina Inc. San Diego, CA May 2012 to Aug 2012 Clinical Rotation Student InternTexas A&M University College Station, TX Aug 2008 to Dec 2009 Chemistry Stockroom Student Worker
Education:
University of Texas MD Anderson Cancer Center School of Health Professions Houston, TX 2010 to 2012 BS in Molecular Genetic TechnologyTexas A&M University College Station, TX 2005 to 2009 BS in Biology
Skills:
Molecular Biology, PCR, SNP Microarray, CGH Microarray, Biotechnology, Fluorescent initu Hybridization, DNA extraction, DNA Electrophoresis, DNA Sequencing, Cell Culture, DNA Fingerprinting, Enzyme-Linked Immosorbent Assay, Pedigree Analysis,
Name / Title
Company / Classification
Phones & Addresses
Michael Ho Branch Manager
Sears Car & Truck Rental Automobile Renting
855 Kingsway, Vancouver, BC V5V 3C2 (604)6687220, (604)6687226
Scott E. Smith - Sugar Land TX Michael Ho - Houston TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
G11C 700
US Classification:
36518905
Abstract:
A dynamic random access memory part 30 provides a write per bit feature by locating the respective write mask information latches 118 adjacent the respective local I/O buffers 116. The write mask information thus passes through the data latch 108 and across the data path to the local I/O buffer 116 before being latched. This reduces the area otherwise needed for the additional write mask lead, which in a x8, x16, x32 or x64 bit part can be intolerably large.
Integrated Circuit Memory Device Having Reduced Stress Across Large On-Chip Capacitor
Michael Ho - Houston TX Scott Smith - Sugar Land TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
G11C 700
US Classification:
365149
Abstract:
An integrated circuit memory device (10) includes a large on-chip capacitor (12) that has a high voltage plate and a low voltage plate. The large on-chip capacitor (12) stores charge for a positive voltage supply (VPP) for the integrated circuit memory device (10). The high voltage plate of the large on-chip capacitor (12) is connected to a node (NODE 1) for distributing charge from the large on-chip capacitor. A load (16) is connected to the node (NODE 1) and consumes charge from the high voltage plate to power operations of the integrated circuit memory device (10). The load (16) includes a memory array comprising a plurality of memory cells. The low voltage plate of the large on-chip capacitor (12) is connected to a capacitive voltage reference which has high capacitance and has a voltage-level greater than ground potential and less than the positive voltage supply. In one embodiment, the large on-chip capacitor is a storage/filter capacitor (12) for a boosted high voltage supply (VPP), and the capacitive voltage reference is a memory cell reference voltage (VPLT) which is also connected to a reference plate of memory cell capacitors (28) of the memory cells (20) in the memory array.
A memory circuit is designed with a memory array (113, 115, 117, 119) having a plurality of banks. Each bank is addressable in response to a bank address signal (102), and each bank arranged in rows and columns of memory cells. Each of plural data leads (122) corresponds to a bank. Each data lead is selectively connected to a column of memory cells by a respective select transistor. A first decode circuit (501) has at least one input and one output terminal. The output terminal (525) is coupled to a control gate of at least one of the select transistors. Each of a plurality of second decode circuits (231) corresponds to a respective bank. Each second decode circuit has a memory element (423, 425, 428)), a plurality of input terminals and at least one output terminal. One second decode circuit input terminal (227) is coupled to receive a first address signal. Another second decode circuit input terminal (229) is coupled to receive the bank address signal.
Circuit For Driving Conductive Line And Testing Conductive Line For Current Leakage
Michael Duc Ho - Houston TX Scott E. Smith - Sugar Land TX
Assignee:
Texas Instruments Incorporated - Dallas TX
International Classification:
G01R 3126
US Classification:
324765
Abstract:
A circuit (100) that drives word lines and tests a word line (102) in a semiconductor device is disclosed. A charge circuit (108) couples a supply voltage (VPP) to a charge node (106) according to a potential at a boot node (110). The charge node (106) supplies a charge voltage for the word line (102). In a standard cycle, the boot node (110) is charged to a high voltage, and maintained at the high potential, to keep the word line (102) charged. In a test cycle, the boot node (110) is charged to a high voltage, and then discharged to a low voltage, thereby isolating the charge node (106) and the word line (102). In the event the word line (102) suffers from current leakage, a drop in potential will be detected at the charge rode (106).