Dr. Jiang graduated from the University of Colorado School of Medicine at Denver in 2002. She works in Greenwood Village, CO and specializes in Internal Medicine. Dr. Jiang is affiliated with Kindred Hospital Aurora, Littleton Adventist Hospital and Sky Ridge Medical Center.
Us Patents
Network Interface With Double Data Rate And Delay Locked Loop
Jonathan Lin - Fremont CA, US Yong Jiang - Fremont CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G03F007/38
US Classification:
713 1
Abstract:
A network device is provided which includes a device input, at least one port, a frequency doubler, a data I/O device, and a programmable delay locked loop. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal having double the frequency of the input signal. The data I/O device is configured to output data based upon a reference clock signal. The programmable delay locked loop is coupled to the device input and configured to receive an input signal and to automatically output an output signal being a predetermined amount out of phase from the input signal. An external clock signal received at the device input is input to the frequency doubler. The output of the frequency doubler is input to the data I/O device as a reference clock. Data (e. g. , from internal device logic) is output from the data I/O device to the at least one port.
Network Interface Using Programmable Delay And Frequency Doubler
Jonathan Lin - Fremont CA, US Yong Jiang - Fremont CA, US
Assignee:
Broadcom Corporaton - Irvine CA
International Classification:
G06F001/12
US Classification:
713401
Abstract:
A network device includes an input, at least one port, a frequency doubler, a data I/O device, and a variable delay circuit. The input is for receiving an external clock signal. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal with a frequency double that of the input signal. The data I/O device is configured to output data to the at least one port based on a reference clock signal. The variable delay circuit is located between the data I/O device and at least one port. An external clock signal received at the input is input into the frequency doubler. The output signal of the frequency doubler is applied to the data I/O device as the reference clock signal, and the output data is delayed by the variable delay circuit.
Network Interface Using Programmable Delay And Frequency Doubler
Jonathan Lin - Fremont CA, US Yong Jiang - Fremont CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G04F 8/00
US Classification:
713400
Abstract:
A network device includes an input, at least one port, a frequency doubler, a data I/O device, and a variable delay circuit. The input is for receiving an external clock signal. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal with a frequency double that of the input signal. The data I/O device is configured to output data to the at least one port based on a reference clock signal. The variable delay circuit is located between the data I/O device and at least one port. An external clock signal received at the input is input into the frequency doubler. The output signal of the frequency doubler is applied to the data I/O device as the reference clock signal, and the output data is delayed by the variable delay circuit.
Network Interface With Double Data Rate And Delay Locked Loop
Jonathan Lin - Fremont CA, US Yong Jiang - Fremont CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G03F 7/38
US Classification:
713 1
Abstract:
A network device is provided which includes a device input, at least one port, a frequency doubler, a data I/O device, and a programmable delay locked loop. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal having double the frequency of the input signal. The data I/O device is configured to output data based upon a reference clock signal. The programmable delay locked loop is coupled to the device input and configured to receive an input signal and to automatically output an output signal being a predetermined amount out of phase from the input signal. An external clock signal received at the device input is input to the frequency doubler. The output of the frequency doubler is input to the data I/O device as a reference clock. Data (e. g. , from internal device logic) is output from the data I/O device to the at least one port.
Network Interface With Double Date Rate And Delay Locked Loop
Jonathan Lin - Fremont CA, US Yong Jiang - Fremont CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G03F 7/38
US Classification:
713 1
Abstract:
A network device is provided which includes a device input, at least one port, a frequency doubler, a data I/O device, and a programmable delay locked loop. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal having double the frequency of the input signal. The data I/O device is configured to output data based upon a reference clock signal. The programmable delay locked loop is coupled to the device input and configured to receive an input signal and to automatically output an output signal being a predetermined amount out of phase from the input signal. An external clock signal received at the device input is input to the frequency doubler. The output of the frequency doubler is input to the data I/O device as a reference clock. Data (e. g. , from internal device logic) is output from the data I/O device to the at least one port.
Method And Apparatus For Glitch-Free Control Of A Delay-Locked Loop In A Network Device
A method of controlling a delay-locked loop (DLL) module is disclosed. The method includes the steps of receiving a clock signal, comparing the received clock signal with a reference clock signal to determine whether a required phase difference between the signals is within specified tolerances, producing a correction signal when the required phase difference between the received clock and reference clock signals is not within the specified tolerances, utilizing the correction signal to change a delay setting and forwarding the correction signal to slave DLL modules in communication with the DLL module. The comparing, producing, utilizing and forwarding steps are performed only after a period of time has elapsed from a prior incidence of the comparing, producing, utilizing and forwarding steps, where the period of time is sufficient to allow the DLL to settle and no extraneous results are produced.
Loss Of 5-Hydroxymethylcytosine As A Biomarker For Cancer
Gerd Pfeifer - Duarte CA, US Yong Jiang - Decatur GA, US Runxiang Qiu - Duarte CA, US Qiang Lu - Duarte CA, US
International Classification:
G01N 33/574 G01N 33/483
US Classification:
435 614
Abstract:
Methods for detecting or diagnosing cancer in a subject are provided herein. Such methods may include, but are not limited to, measuring a test level of 5hmC in a biological sample from the subject; and determining that the subject has a malignant cancer when the test level of 5hmC is lower than that of a control level of 5hmC. Such methods may further include a step of measuring a test level of Ki67 in the biological sample and determining that the subject has a malignant cancer when the test level of Ki67 is higher than that of a control level of Ki67.
Name / Title
Company / Classification
Phones & Addresses
Yong Li Jiang President
Jyl Group Inc Nonclassifiable Establishments
33 E Vly Blvd, Alhambra, CA 91801 11135 Rush St, El Monte, CA 91733
Yong X. Jiang President
Lagooya Corp Whol Women's/Child's Clothing
12368 Vly Blvd, El Monte, CA 91732
Yong Jiang President
Pickup Chemical & Trading Ltd Local Trucking Operator
22552 Lark Spg Ter, Pomona, CA 91765
Yong Jiang President
MEI SHEN CORPORATION Health and Allied Services, Nec, Nsk · Health/Allied Services · Nonclassifiable Establishments
2206 Irving St, San Francisco, CA 94122 1077 Powell St, San Francisco, CA 94108
Yong Jiang President
HARBOR MINING GROUP, INC
19530 S Alameda St, Compton, CA 90221 345 S Figueroa St, Los Angeles, CA 90071 700 S Flower St, Los Angeles, CA 90017
Yong Jiang President
GS ELECTRONICS INC
6637 Coyote Trl Ln, Corona, CA 92880
Yong Qing Jiang President
JXM TRUCKING CORP Local Trucking Operator
59 Wildwood, Irvine, CA 92604
Yong Jiang Principal
Cable John Electronic Co Cable/Pay Television Service
Western Digital Jul 2016 - Aug 2017
Principal Engineer
Facebook Jul 2016 - Aug 2017
Storage Engineer
Seagate Technology Sep 2012 - Feb 2013
Senior Engineer
The Hong Kong Polytechnic University Jan 2008 - Jan 2010
Research Assistant
Institute of Plasma Physics Chinese Academy of Sciences Jul 1, 2005 - Dec 1, 2007
Research Assistant
Education:
The Hong Kong Polytechnic University 2008 - 2010
Masters, Applied Physics, Philosophy
University of Science and Technology of China 2001 - 2005
Bachelors, Applied Physics
Skills:
Failure Analysis Design of Experiments Hard Drives Six Sigma Testing Data Analysis Electronics Semiconductors Matlab Product Development Debugging Storage Materials Science Firmware Embedded Systems Engineering Management Minitab Simulations Project Management Oscilloscope Systems Engineering
Brcm
Engineer
Nxp Semiconductors Aug 1998 - Apr 2000
Design Manager
Issi Aug 1995 - Aug 1998
Principal Design
Intel Corporation Jan 1990 - Jul 1995
Senior Design Engineer
Intel Corporation Jan 1990 - Jul 1995
Design Engineer
Education:
University of California, Berkeley 1988 - 1990
Bachelors, Bachelor of Science
Skills:
Semiconductors Asic Soc Verilog Ic Embedded Systems Debugging Eda Fpga Circuit Design Mixed Signal Static Timing Analysis Analog Rtl Design Vlsi Application Specific Integrated Circuits