Search

Yong Hong Jiang

age ~55

from San Francisco, CA

Also known as:
  • Yong H Jiang
  • Simon Jiang
  • Yong Jiang Chao
  • Young H Jiang
  • Younghong Jiang
  • Yonghong Jiang
  • Yong Hong
Phone and address:
182 Granada Ave, San Francisco, CA 94112
(415)3338578

Yong Jiang Phones & Addresses

  • 182 Granada Ave, San Francisco, CA 94112 • (415)3338578
  • 345 Mount Vernon Ave, San Francisco, CA 94112 • (415)3331878 • (415)3378953
  • 139 Atoll Cir, San Francisco, CA 94124 • (415)6710849 • (415)8222934
  • Needles, CA
  • Hacienda Heights, CA
  • Parker, AZ
  • Hacienda Heights, CA

Medicine Doctors

Yong Jiang Photo 1

Yong Mei Jiang

view source
Specialties:
Internal Medicine
Education:
Medical School
University of Colorado School of Medicine at Denver
Graduated: 2002
Conditions:
Acute Myocardial Infarction (AMI)
Acute Pancreatitis
Acute Renal Failure
Alcohol Dependence
Anemia
Description:
Dr. Jiang graduated from the University of Colorado School of Medicine at Denver in 2002. She works in Greenwood Village, CO and specializes in Internal Medicine. Dr. Jiang is affiliated with Kindred Hospital Aurora, Littleton Adventist Hospital and Sky Ridge Medical Center.

Us Patents

  • Network Interface With Double Data Rate And Delay Locked Loop

    view source
  • US Patent:
    6920552, Jul 19, 2005
  • Filed:
    Feb 27, 2002
  • Appl. No.:
    10/083291
  • Inventors:
    Jonathan Lin - Fremont CA, US
    Yong Jiang - Fremont CA, US
  • Assignee:
    Broadcom Corporation - Irvine CA
  • International Classification:
    G03F007/38
  • US Classification:
    713 1
  • Abstract:
    A network device is provided which includes a device input, at least one port, a frequency doubler, a data I/O device, and a programmable delay locked loop. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal having double the frequency of the input signal. The data I/O device is configured to output data based upon a reference clock signal. The programmable delay locked loop is coupled to the device input and configured to receive an input signal and to automatically output an output signal being a predetermined amount out of phase from the input signal. An external clock signal received at the device input is input to the frequency doubler. The output of the frequency doubler is input to the data I/O device as a reference clock. Data (e. g. , from internal device logic) is output from the data I/O device to the at least one port.
  • Network Interface Using Programmable Delay And Frequency Doubler

    view source
  • US Patent:
    6934866, Aug 23, 2005
  • Filed:
    Mar 18, 2002
  • Appl. No.:
    10/098337
  • Inventors:
    Jonathan Lin - Fremont CA, US
    Yong Jiang - Fremont CA, US
  • Assignee:
    Broadcom Corporaton - Irvine CA
  • International Classification:
    G06F001/12
  • US Classification:
    713401
  • Abstract:
    A network device includes an input, at least one port, a frequency doubler, a data I/O device, and a variable delay circuit. The input is for receiving an external clock signal. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal with a frequency double that of the input signal. The data I/O device is configured to output data to the at least one port based on a reference clock signal. The variable delay circuit is located between the data I/O device and at least one port. An external clock signal received at the input is input into the frequency doubler. The output signal of the frequency doubler is applied to the data I/O device as the reference clock signal, and the output data is delayed by the variable delay circuit.
  • Network Interface Using Programmable Delay And Frequency Doubler

    view source
  • US Patent:
    7024576, Apr 4, 2006
  • Filed:
    Jul 14, 2005
  • Appl. No.:
    11/180628
  • Inventors:
    Jonathan Lin - Fremont CA, US
    Yong Jiang - Fremont CA, US
  • Assignee:
    Broadcom Corporation - Irvine CA
  • International Classification:
    G04F 8/00
  • US Classification:
    713400
  • Abstract:
    A network device includes an input, at least one port, a frequency doubler, a data I/O device, and a variable delay circuit. The input is for receiving an external clock signal. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal with a frequency double that of the input signal. The data I/O device is configured to output data to the at least one port based on a reference clock signal. The variable delay circuit is located between the data I/O device and at least one port. An external clock signal received at the input is input into the frequency doubler. The output signal of the frequency doubler is applied to the data I/O device as the reference clock signal, and the output data is delayed by the variable delay circuit.
  • Network Interface With Double Data Rate And Delay Locked Loop

    view source
  • US Patent:
    7134010, Nov 7, 2006
  • Filed:
    Jun 10, 2005
  • Appl. No.:
    11/149182
  • Inventors:
    Jonathan Lin - Fremont CA, US
    Yong Jiang - Fremont CA, US
  • Assignee:
    Broadcom Corporation - Irvine CA
  • International Classification:
    G03F 7/38
  • US Classification:
    713 1
  • Abstract:
    A network device is provided which includes a device input, at least one port, a frequency doubler, a data I/O device, and a programmable delay locked loop. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal having double the frequency of the input signal. The data I/O device is configured to output data based upon a reference clock signal. The programmable delay locked loop is coupled to the device input and configured to receive an input signal and to automatically output an output signal being a predetermined amount out of phase from the input signal. An external clock signal received at the device input is input to the frequency doubler. The output of the frequency doubler is input to the data I/O device as a reference clock. Data (e. g. , from internal device logic) is output from the data I/O device to the at least one port.
  • Network Interface With Double Date Rate And Delay Locked Loop

    view source
  • US Patent:
    7308568, Dec 11, 2007
  • Filed:
    Oct 16, 2006
  • Appl. No.:
    11/580956
  • Inventors:
    Jonathan Lin - Fremont CA, US
    Yong Jiang - Fremont CA, US
  • Assignee:
    Broadcom Corporation - Irvine CA
  • International Classification:
    G03F 7/38
  • US Classification:
    713 1
  • Abstract:
    A network device is provided which includes a device input, at least one port, a frequency doubler, a data I/O device, and a programmable delay locked loop. The frequency doubler is coupled to the input and configured to receive an input signal and output an output signal having double the frequency of the input signal. The data I/O device is configured to output data based upon a reference clock signal. The programmable delay locked loop is coupled to the device input and configured to receive an input signal and to automatically output an output signal being a predetermined amount out of phase from the input signal. An external clock signal received at the device input is input to the frequency doubler. The output of the frequency doubler is input to the data I/O device as a reference clock. Data (e. g. , from internal device logic) is output from the data I/O device to the at least one port.
  • Method And Apparatus For Glitch-Free Control Of A Delay-Locked Loop In A Network Device

    view source
  • US Patent:
    7348820, Mar 25, 2008
  • Filed:
    Aug 29, 2006
  • Appl. No.:
    11/511309
  • Inventors:
    Yong H. Jiang - Fremont CA, US
  • Assignee:
    Broadcom Corporation - Irvine CA
  • International Classification:
    H03L 7/06
  • US Classification:
    327158, 327149
  • Abstract:
    A method of controlling a delay-locked loop (DLL) module is disclosed. The method includes the steps of receiving a clock signal, comparing the received clock signal with a reference clock signal to determine whether a required phase difference between the signals is within specified tolerances, producing a correction signal when the required phase difference between the received clock and reference clock signals is not within the specified tolerances, utilizing the correction signal to change a delay setting and forwarding the correction signal to slave DLL modules in communication with the DLL module. The comparing, producing, utilizing and forwarding steps are performed only after a period of time has elapsed from a prior incidence of the comparing, producing, utilizing and forwarding steps, where the period of time is sufficient to allow the DLL to settle and no extraneous results are produced.
  • Loss Of 5-Hydroxymethylcytosine As A Biomarker For Cancer

    view source
  • US Patent:
    20140030727, Jan 30, 2014
  • Filed:
    Jan 22, 2013
  • Appl. No.:
    13/747306
  • Inventors:
    Gerd Pfeifer - Duarte CA, US
    Yong Jiang - Decatur GA, US
    Runxiang Qiu - Duarte CA, US
    Qiang Lu - Duarte CA, US
  • International Classification:
    G01N 33/574
    G01N 33/483
  • US Classification:
    435 614
  • Abstract:
    Methods for detecting or diagnosing cancer in a subject are provided herein. Such methods may include, but are not limited to, measuring a test level of 5hmC in a biological sample from the subject; and determining that the subject has a malignant cancer when the test level of 5hmC is lower than that of a control level of 5hmC. Such methods may further include a step of measuring a test level of Ki67 in the biological sample and determining that the subject has a malignant cancer when the test level of Ki67 is higher than that of a control level of Ki67.
Name / Title
Company / Classification
Phones & Addresses
Yong Li Jiang
President
Jyl Group Inc
Nonclassifiable Establishments
33 E Vly Blvd, Alhambra, CA 91801
11135 Rush St, El Monte, CA 91733
Yong X. Jiang
President
Lagooya Corp
Whol Women's/Child's Clothing
12368 Vly Blvd, El Monte, CA 91732
Yong Jiang
President
Pickup Chemical & Trading Ltd
Local Trucking Operator
22552 Lark Spg Ter, Pomona, CA 91765
Yong Jiang
President
MEI SHEN CORPORATION
Health and Allied Services, Nec, Nsk · Health/Allied Services · Nonclassifiable Establishments
2206 Irving St, San Francisco, CA 94122
1077 Powell St, San Francisco, CA 94108
Yong Jiang
President
HARBOR MINING GROUP, INC
19530 S Alameda St, Compton, CA 90221
345 S Figueroa St, Los Angeles, CA 90071
700 S Flower St, Los Angeles, CA 90017
Yong Jiang
President
GS ELECTRONICS INC
6637 Coyote Trl Ln, Corona, CA 92880
Yong Qing Jiang
President
JXM TRUCKING CORP
Local Trucking Operator
59 Wildwood, Irvine, CA 92604
Yong Jiang
Principal
Cable John Electronic Co
Cable/Pay Television Service
3100 E Cedar St, Ontario, CA 91761

Resumes

Yong Jiang Photo 2

Storage Engineer

view source
Location:
Orange, CA
Industry:
Internet
Work:
Western Digital Jul 2016 - Aug 2017
Principal Engineer

Facebook Jul 2016 - Aug 2017
Storage Engineer

Seagate Technology Sep 2012 - Feb 2013
Senior Engineer

The Hong Kong Polytechnic University Jan 2008 - Jan 2010
Research Assistant

Institute of Plasma Physics Chinese Academy of Sciences Jul 1, 2005 - Dec 1, 2007
Research Assistant
Education:
The Hong Kong Polytechnic University 2008 - 2010
Masters, Applied Physics, Philosophy
University of Science and Technology of China 2001 - 2005
Bachelors, Applied Physics
Skills:
Failure Analysis
Design of Experiments
Hard Drives
Six Sigma
Testing
Data Analysis
Electronics
Semiconductors
Matlab
Product Development
Debugging
Storage
Materials Science
Firmware
Embedded Systems
Engineering Management
Minitab
Simulations
Project Management
Oscilloscope
Systems Engineering
Languages:
Mandarin
English
Yong Jiang Photo 3

Engineer

view source
Location:
San Francisco, CA
Industry:
Electrical/Electronic Manufacturing
Work:
Brcm
Engineer

Nxp Semiconductors Aug 1998 - Apr 2000
Design Manager

Issi Aug 1995 - Aug 1998
Principal Design

Intel Corporation Jan 1990 - Jul 1995
Senior Design Engineer

Intel Corporation Jan 1990 - Jul 1995
Design Engineer
Education:
University of California, Berkeley 1988 - 1990
Bachelors, Bachelor of Science
Skills:
Semiconductors
Asic
Soc
Verilog
Ic
Embedded Systems
Debugging
Eda
Fpga
Circuit Design
Mixed Signal
Static Timing Analysis
Analog
Rtl Design
Vlsi
Application Specific Integrated Circuits
Languages:
English
Yong Jiang Photo 4

Sales Manager

view source
Location:
San Francisco, CA
Industry:
Chemicals
Work:
Albemarle Corporation
Sales Manager
Yong Jiang Photo 5

Technical Leader

view source
Location:
San Francisco, CA
Work:
Cisco
Technical Leader
Yong Jiang Photo 6

Yong Jiang

view source
Yong Jiang Photo 7

Yong Jiang

view source
Yong Jiang Photo 8

Senior Transmission Utilization Engineer At Midwest Iso

view source
Location:
United States

Youtube

-- HQ ~with lyrics~

I thought this was a really happy and spirited song...definitel... a ...

  • Category:
    Music
  • Uploaded:
    04 Jan, 2009
  • Duration:
    3m 42s

Painting/Calligr... - Mr. William Jiang demo...

  • Category:
    Howto & Style
  • Uploaded:
    02 Jun, 2007
  • Duration:
    1m

Chemical Watch: Interview with Yong Jiang

  • Duration:
    4m 54s

Skytone Saxophone _ Dr. Sheng Yong Jiang

  • Duration:
    1m 59s

Jiang Yong's smallest white bass?

Yes!!!!!!!!!!!!s... small and fun

  • Category:
    People & Blogs
  • Uploaded:
    13 Oct, 2010
  • Duration:
    52s

New China Nanning Bridge Yongjiang River Side...

New China Nanning Bridge Yongjiang River Side Parkland Garden - In the...

  • Category:
    Travel & Events
  • Uploaded:
    06 Mar, 2009
  • Duration:
    2m 33s

Flickr

Googleplus

Yong Jiang Photo 17

Yong Jiang

Work:
AprexBio (10)
Yong Jiang Photo 18

Yong Jiang

About:
不要做随波逐流的人!
Yong Jiang Photo 19

Yong Jiang

About:
Love China and love my parents
Bragging Rights:
拿着清洁工的工资,干着工程师的活
Yong Jiang Photo 20

Yong Jiang

Yong Jiang Photo 21

Yong Jiang

Yong Jiang Photo 22

Yong Jiang

Yong Jiang Photo 23

Yong Jiang

Yong Jiang Photo 24

Yong Jiang

Facebook

Yong Jiang Photo 25

Yong Jiang

view source
Yong Jiang Photo 26

Yong Jiang

view source
Yong Jiang Photo 27

Yong Jiang

view source
Yong Jiang Photo 28

Yong Jiang

view source
Yong Jiang Photo 29

Yong Han Jiang

view source
Yong Jiang Photo 30

Yong Jiang

view source
Yong Jiang Photo 31

Yong Jiang

view source
Yong Jiang Photo 32

Yong Jiang

view source

Myspace

Yong Jiang Photo 33

Yong Jiang

view source
Locality:
MIAMI, Florida
Gender:
Male
Birthday:
1950
Yong Jiang Photo 34

Yong Jiang

view source
Locality:
, China
Gender:
Male
Birthday:
1932
Yong Jiang Photo 35

Yong Jiang

view source
Locality:
Visalia, California
Gender:
Male
Birthday:
1946

Get Report for Yong Hong Jiang from San Francisco, CA, age ~55
Control profile